Part Number Hot Search : 
1N3701B MSB054 CUS15S40 AO460409 LCX16 05E41 PCA9501D DCPC1460
Product Description
Full Text Search
 

To Download TDA7266P Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 TDA7266P
3+3W DUAL BRIDGE AMPLIFIER
PRODUCT PREVIEW
1



FEATURES TECHNOLOGY BI20II WIDE SUPPLY VOLTAGE RANGE (3.5 - 12V) OUTPUT POWER: - 3+3W @THD = 10%, RL = 8, VCC = 7.5V - 4+4W Music Power @THD = 10%, RL = 8, VCC = 8.5V SINGLE SUPPLY MINIMUM EXTERNAL COMPONENTS: - NO SVR CAPACITOR - NO BOOTSTRAP - NO BOUCHEROT CELLS - INTERNALLY FIXED GAIN STAND-BY & MUTE FUNCTIONS SHORT CIRCUIT PROTECTION THERMAL OVERLOAD PROTECTION
Figure 1. Package
PowerSSO24 (Slug Down)
Table 1. Order Codes
Part Number TDA7266P Package PowerSSO24 (Slug Down)
2 DESCRIPTION The TDA7266P is a dual bridge amplifier specially designed for LCD TV/Monitor, PC Motherboard, TV and Portable Audio applications.
Figure 2. Test and Application Diagram
VCC C3 0.22F 7 8 + 14 11 C4 10F Vref C5 0.22F IN2 MUTE R4 10K 10 C6 1F 17 18 5 C1 470F OUT1+ C2 100nF C7 100nF
+5V
S-GND ST-BY R3 10K
+ + -
6
OUT1-
20
OUT2+
1 PW-GND 24
+
19
OUT2-
D03AU1531A
July 2004
This is preliminary information on a new product foreseen to be developed. Details are subject to change without notice.
REV. 2 1/12
TDA7266P
Table 2. Absolute Maximum Ratings
Symbol Vs IO Top Tstg, Tj Supply Voltage Output Peak Current (internally limited) Operating Temperature Storage and Junction Temperature Parameter Value 20 1.5 0 to 70 -40 to 150 Unit V A C C
Figure 3. Pin Connection (Top view)
PW GND N.C. N.C. N.C. OUT1+ OUT1+VS IN1 N.C. MUTE STBY N.C.
1 2 3 4 5 6 7 8 9 10 11 12
D03AU1532
24 23 22 21 20 19 18 17 16 15 14 13
PW GND N.C. N.C. N.C. OUT2+ OUT2+VS IN2 N.C. N.C. SGND N.C.
Table 3. Themal Data
Symbol R th j-case Parameters Thermal Resistance Junction to Case Typ. Value 1.5 Unit C/W
2/12
TDA7266P
Table 4. Electrical Characteristcs (Refer to test circuit; VCC = 7.5V, RL = 8, f = 1KHz, Tamb = 25C unless otherwise specified)
Symbol VCC Iq VOS PO PO THD Parameter Supply Range Total Quiescent Current Output Offset Voltage Output Power Output Music Power (*) Total Harmonic Distortion PO = 1W PO = 0.1W to 2W f = 100Hz to 15KHz SVR CT AMUTE Tw GV GV Ri VTMUTE Supply Voltage Rejection Crosstalk Mute Attenuation Thermal Threshold Closed Loop Voltage Gain Voltage Gain Matching Input Resistance Mute Threshold for VCC > 6.4V; Vo = -30dB for VCC < 6.4V; Vo = -30dB VTST-BY IST-BY eN St-by Threshold St-by Current V6 = GND Total Output Voltage A Curve 150 25 2.3 VCC/2 -1 0.8 30 2.9 VCC/2 -0.75 1.3 4.1 VCC/2 -0.5 1.8 100 25 f = 100Hz, VR =0.5V 40 46 60 56 60 80 150 26 27 0.5 THD 10% 3 4 0.03 0.2 1 Test Condition Min. 3.5 40 120 Typ. Max. 12 Unit V mA mV W W % % dB dB dB C dB dB K V V V A V
(*) Measured on demoboard of figure 8 with gaussian noise signal which simulates Music/Speech programmes.
3/12
TDA7266P
3 APPLICATIVE SUGGESTIONS
3.1 STAND-BY AND MUTE FUNCTIONS 3.1.1 (A) Microprocessor Application In order to avoid annoying "Pop-Noise" during Turn-On/Off transients, it is necessary to guarantee the right Stby and mute signals sequence.It is quite simple to obtain this function using a microprocessor (Fig. 4 and 5). At first St-by signal (from P) goes high and the voltage across the St-by terminal (Pin 11) starts to increase exponentially. The external RC network is intended to turn-on slowly the biasing circuits of the amplifier, this to avoid "POP" and "CLICK" on the outputs. When this voltage reaches the St-by threshold level, the amplifier is switched-on and the external capacitors in series to the input terminals (C1, C3) start to charge. It's necessary to mantain the mute signal low until the capacitors are fully charged, this to avoid that the device goes in play mode causing a loud "Pop Noise" on the speakers. A delay of 100-200ms between St-by and mute signals is suitable for a proper operation. Figure 4. Microprocessor Application
VCC C1 0.22F IN1 ST-BY R1 10K C2 10F C5 470F OUT1+ C6 100nF
8
7 + -
18 5
11
P
S-GND
14 Vref + + 10 20 OUT2+ 6 OUT1-
C3 0.22F IN2 MUTE R2 10K C4 1F
17
1 PW-GND 24
+
19
OUT2-
D03AU1533
4/12
TDA7266P
Figure 5. Microprocessor Driving Signals
+VS(V) +7.5
VIN (mV)
VST-BY pin 11 1.8 1.3 0.8 VMUTE pin 10 4.1 2.9 2.3
Iq (mA)
VOUT (V) OFF ST-BY PLAY MUTE MUTE ST-BY OFF
D03AU1535A
3.1.2 B) Low Cost Application In low cost applications where the P is not present, the suggested circuit is shown in fig.6. The St-by and mute terminals are tied together and they are connected to the supply line via an external voltage divider. The device is switched-on/off from the supply line and the external capacitor C4 is intended to delay the St-by and mute threshold exceeding, avoiding "Popping" problems. So to avoid any popping or clicking sond, it is important to clock: a Correct Sequence: At turn-ON, the Stand-by must be removed at first, then the Mute must be released after a delay of about 100-200ms. On the contrary at turn-OFF the Mute must be activated as first and then the Stand-by. With the values suggested in the Application circuit the right operation is guaranteed. b Correct Threshold Voltages: In order to avoid that due to the spread in the internal thresholds (see the above limits) a wrong external voltage causes uncertain commutations for the two functions we suggest to use the following values: Mute for Vcc>6.4V Mute for Vcc<6.4V Stand-by : VT = 2.3V : VT = Vcc/2 - 1 : VT = 0.8V
5/12
TDA7266P
Figure 6. Stand-alone low-cost Application
VCC C1 470F OUT1+ C2 100nF C7 100nF
C3 0.22F R1 24K IN1 ST-BY R2 47K C4 10F
8
7 + -
18 5
11
S-GND
14 Vref + + 20 OUT2+ 6 OUT1-
C5 0.22F IN2
17
MUTE
10
1 PW-GND 24
+
19
OUT2-
D03AU1534A
Figure 7. Application Circuit
VCC R1 +5V JP1 R2 IN1 S-GND ST-BY R3 10K 11 C4 10F Vref C5 0.22F IN2 MUTE R4 10K 10 C6 1F 17 C3 0.22F 7 8 + 14 18 5 C1 470F OUT1+ C2 100nF C7 100nF
+ + -
6
OUT1-
20
OUT2+
1 PW-GND 24
+
19
OUT2-
D03AU1551
6/12
TDA7266P
Figure 8. PCB Component Layout
Figure 9. PCB Copper Top (Top view)
Figure 10. PCB Copper Bottom (Top view)
7/12
TDA7266P
4 PCB LAYOUT AND EXTERNAL COMPONENTS
Regarding the PCB layout care must be taken for three main subjects: 1) Signal and Power Gnd separation 2) Dissipating Copper Area 3) Filter Capacitors positioning 1) Signal and Power Gnd separation: To the Signal GND must be referred the Audio Input Signals, the Mute and Stand-by Voltages and the device PIN.14. This Gnd path must be as clean as possible in order to improve the device THD+Noise and to avoid spurious oscillations across the speakers. The Power GND is directly connected to the Output power Stage transistors (Emitters) and is crossed by large amount of current, this path is also used in this device to dissipate the heating generated (no needs of external heatsinker). Referring to the typical application circuit, the separation between the two GND paths must be obtained connecting them separately (star routing) to the bulk Electrolithic capacitor C1 (470F). Regarding the Power Gnd dimensioning we have to consider the Dissipated Power the Thermal Protection Threshold and the Package thermal Characteristics. 2) Dissipating Copper Area: Dissipated Power: The max dissipated power happens for a THD near 1% and is given by the formula:
V CC P dmax ( W ) = 2 ------------- + Iq V CC 2 Rl ----2
2
This gives for: Vcc = 7.5V, Rl = 8 ,Iq = 40mA a dissipated power of Pd = 3W. Thermal Protection: The thermal protection threshold is placed at a junction temperature of 150C. Package Thermal Characteristics: The thermal resistance Junction to Ambient obtainable with a GND copper Area of 3x3 cm and with 16 via holes (see picture) is about 25C/W. This means that with the above mentioned max dissipated Power (Pd=3W) we can expect a 75C, this gives a safety margin before the thermal protection intervention in the consumer environments where a 50C ambient is specified as maximum Figure 11.
3)Filter Capacitors Positioning: The two Ceramic capacitors C2/C7 (100nF) must be placed as close as possible respectively to the two Vcc pins ( 7 - 18) in order to avoid the possibiltiy of oscillations arising on the output Audio signals.
8/12
TDA7266P
5 TYPICAL CHARACTERISTICS (Referred to application circuit of figure 8 unless otherwise specified) Figure 15. Gain vs Frequency
Level(dBr)
5.0000 4.0000 3.0000 Vcc = 7.5V Rl = 8 ohm Pout = 1W
Figure 12. Distortion vs Frequency
THD(%)
10
1
Vcc = 7.5V Rl = 8 ohm
2.0000 1.0000 0.0 -1.000
0.1
Pout = 100mW
-2.000 -3.000
Pout = 2W 0.010 100 1k 10k 20k
-4.000 -5.000 10 100 1k 10k 100k
frequency (Hz)
frequency (Hz)
Figure 13. Distortion vs Output Power
% 10 5 2 1 0.5 0.2 0.1 0.05 0.02 0.01 100m 200m 300m 400m500m W 700m 1 2 3
Figure 16. Mute Attenuation vs Vpin.10
Attenuation (dB)
10
Vs= 7.5V Rl= 8 Ohm F= 1 KHz
0 -10 -20 -30 -40 -50 -60 -70 -80 -90 -100 1 1.5 2 2.5 3 3.5 4 4.5 5
Vpin.10(V)
Figure 14. Distortion vs Output Power
% 10 5
Figure 17. Stand-By attenuation vs Vpin 11
Attenuation (dB)
10 0 -10 -20 -30 -40 -50 -60 -70 -80 -90 -100 -110 -120 0 0.2 0.4 0.6 0.8 1 1.2 1.4 1.6 1.8 2 2.2 2.4
2 1 0.5
Vs= 8 .5V Rl= 8 Ohm F= 1 KHz
0.2 0.1 0.05
0.02 0.01 100m
200m
300m 400m
600m 800m W
1
2
3
4
Vpin.11 (V)
9/12
TDA7266P
Figure 18. PowerSSO24 Mechanical Data & Package Dimensions
DIM. A A2 a1 b c D (1) E
(1)
mm MIN. 2.15 2.15 0 0.33 0.23 10.10 7.4 0.8 8.8 0.10 0.06 10.10 10.50 0.40 0.55 0.85 0.022 0.398 TYP. MAX. 2.47 2.40 0.075 0.51 0.32 10.50 7.6 MIN. 0.084 0.084 0 0.013 0.009 0.398 0.291
inch TYP. MAX. 0.097 0.094 0.003 0.020 0.012 0.413 0.299 0.031 0.346 0.004 0.002 0.413 0.016 0.033
OUTLINE AND MECHANICAL DATA
e e3 G G1 H h L N X Y 4.10 6.50
10 (max) 4.70 7.10 0.161 0.256 0.185 0.279
(1) "D and E1" do not include mold flash or protusions. Mold flash or protusions shall not exceed 0.15mm (0.006") (2) No intrusion allowed inwards the leads. (3) Flash or bleeds on exposed die pad shall not exceed 0.4 mm per side
PowerSSO24
7412828 A
10/12
TDA7266P
Table 5. Revision History
Date May 2004 July 2004 Revision 1 2 First Issue Electrical Characteristics: Deleted TYP. Value VCC Description of Changes
11/12
TDA7266P
Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners (c) 2004 STMicroelectronics - All rights reserved STMicroelectronics GROUP OF COMPANIES Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States www.st.com
12/12


▲Up To Search▲   

 
Price & Availability of TDA7266P

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X